

InvenSense Inc.

1745 Technology Drive, San Jose, CA 95118 U.S.A.

Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

# MPU-6880 Register Map and Descriptions Revision 1.0



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

# **CONTENTS**

| I | REVIS | SION HISTORY                                                 | 3  |
|---|-------|--------------------------------------------------------------|----|
| 2 | PURP  | OSE AND SCOPE                                                | 4  |
| 3 | REGI  | STER MAP                                                     | 5  |
| ļ | REGI  | STER DESCRIPTIONS                                            | 7  |
|   | 4.1   | REGISTERS 0 TO 2 – GYROSCOPE SELF-TEST REGISTERS             | 7  |
|   | 4.2   | REGISTERS 13 TO 15 – ACCELEROMETER SELF-TEST REGISTERS       | 8  |
|   | 4.3   | REGISTERS 19 TO 24 – GYRO OFFSET REGISTERS                   | 9  |
|   | 4.4   | REGISTER 25 – SAMPLE RATE DIVIDER                            | 10 |
|   | 4.5   | REGISTER 26 – CONFIGURATION                                  | 11 |
|   | 4.6   | REGISTER 27 – GYROSCOPE CONFIGURATION                        | 12 |
|   | 4.7   | REGISTER 28 – ACCELEROMETER CONFIGURATION                    |    |
|   | 4.8   | REGISTER 29 – ACCELEROMETER CONFIGURATION 2                  | 13 |
|   | 4.9   | REGISTER 30 – LOW POWER ACCELEROMETER ODR CONTROL            |    |
|   | 4.10  | REGISTER 31 – WAKE-ON MOTION THRESHOLD                       |    |
|   | 4.11  | REGISTER 35 – FIFO ENABLE                                    | 15 |
|   | 4.12  | REGISTER 55 – INT PIN ENABLE CONFIGURATION                   |    |
|   | 4.13  | REGISTER 56 – INTERRUPT ENABLE                               |    |
|   | 4.14  | REGISTER 58 – INTERRUPT STATUS                               |    |
|   | 4.15  | REGISTERS 59 TO 64 – ACCELEROMETER MEASUREMENTS              | 19 |
|   | 4.16  | REGISTERS 65 AND 66 - TEMPERATURE MEASUREMENT                | 21 |
|   | 4.17  | REGISTERS 67 TO 72 – GYROSCOPE MEASUREMENTS                  |    |
|   | 4.18  | REGISTER 104 – SIGNAL PATH RESET                             | 23 |
|   | 4.19  | REGISTER 105 – ACCELEROMETER INTERRUPT CONTROL               |    |
|   | 4.20  | REGISTER 106 – USER CONTROL                                  | 24 |
|   | 4.21  | REGISTER 107 – POWER MANAGEMENT 1                            | 24 |
|   | 4.22  | REGISTER 108 – POWER MANAGEMENT 2                            | 25 |
|   | 4.23  | REGISTER 114 AND 115 – FIFO COUNT REGISTERS                  | 26 |
|   | 4.24  | REGISTER 116 – FIFO READ WRITE                               |    |
|   | 4.25  | REGISTER 117 – WHO AM I                                      | 28 |
|   | 4.26  | REGISTERS 6, 7, 8, 9, 10, 11, ACCELEROMETER OFFSET REGISTERS | 28 |



Document Number: RM-MPU-6880A-00 Revision: 1.0 Release Date: 12/12/2013

# **Revision History**

| Revision<br>Date | Revision | Description     |
|------------------|----------|-----------------|
| 12/12/2013       | 1.0      | Initial Release |



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

# 2 Purpose and Scope

This document provides preliminary information regarding the register map and descriptions for the Motion Processing Unit™ MPU-6880™. This document should be used in conjunction with the MPU-6880 Product Specification (PS-MPU-6880A-00) for detailed features, specifications, and other product information.





Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

## 3 Register Map

The MPU-6880 has two modes of operation in terms of device programmability:

- MPU-6880 mode
  - This is the default manner of operation.
- MPU-6050C compatible mode
  - If this mode is desired, please contact your local InvenSense representative as this would require a change in the device trim setting.

The following table lists the register map for the MPU-6880 mode. All the registers affected by the differences between the two modes are marked by an asterisk (\*) in the register name column in the table below and are explained separately below.

| Addr<br>(Hex) | Addr<br>(Dec.) | Register Name     | Serial<br>I/F | Bit7             | Bit6             | Bit5             | Bit4                     | Bit3                | Bit2                      | Bit1             | Bit0             |
|---------------|----------------|-------------------|---------------|------------------|------------------|------------------|--------------------------|---------------------|---------------------------|------------------|------------------|
| 00            | 0              | SELF_TEST_X_GYRO  | RW            |                  | XG_ST_DATA[7:0]  |                  |                          |                     |                           |                  |                  |
| 01            | 1              | SELF_TEST_Y_GYRO  | RW            |                  | YG_ST_DATA [7:0] |                  |                          |                     |                           |                  |                  |
| 02            | 2              | SELF_TEST_Z_GYRO  | RW            |                  |                  | -                | ZG_ST_E                  | DATA [7:0]          |                           |                  |                  |
| 0D            | 13             | SELF_TEST_X_ACCEL | RW            |                  |                  |                  | XA_ST_D                  | ATA [7:0]           |                           |                  |                  |
| 0E            | 14             | SELF_TEST_Y_ACCEL | RW            |                  |                  |                  | YA_ST_D                  | ATA [7:0]           |                           |                  |                  |
| 0F            | 15             | SELF_TEST_Z_ACCEL | RW            |                  |                  | . 7              | ZA_ST_D                  | ATA [7:0]           |                           |                  |                  |
| 13            | 19             | XG_OFFSET_H       | RW            |                  |                  |                  | X_OFFS_                  | USR [15:8]          |                           |                  |                  |
| 14            | 20             | XG_OFFSET_L       | RW            |                  |                  |                  | X_OFFS_                  | USR [7:0]           |                           |                  |                  |
| 15            | 21             | YG_OFFSET_H       | RW            |                  |                  |                  | Y_OFFS_                  | USR [15:8]          |                           |                  |                  |
| 16            | 22             | YG_OFFSET_L       | RW            |                  |                  |                  | Y_OFFS_                  | USR [7:0]           |                           |                  |                  |
| 17            | 23             | ZG_OFFSET_H       | RW            |                  |                  |                  | Z_OFFS_                  | USR [15:8]          |                           |                  |                  |
| 18            | 24             | ZG_OFFSET_L       | RW            |                  |                  |                  | Z_OFFS_                  | USR [7:0]           |                           |                  |                  |
| 19            | 25             | SMPLRT_DIV        | RW            |                  |                  |                  | SMPLRT                   | _DIV[7:0]           |                           |                  |                  |
| 1A            | 26             | CONFIG            | R/W           |                  | FIFO_<br>MODE    | Ð                | CT_SYNC_SET[2            | :0]                 | DLPF_CFG[2:0]             |                  |                  |
| 1B            | 27             | GYRO_CONFIG       | RW            | XG_ST_EN         | YG_ST_EN         | ZG_ST_EN         | GYRO_FS                  | S_SEL [1:0]         | -                         | - FCHOICE_B[1:0] |                  |
| 1C            | 28             | ACCEL_CONFIG      | RW            | XA_ST_EN         | YA_ST_EN         | ZA_ST_EN         | ACCEL_F                  | S_SEL[1:0]          |                           | -                |                  |
| 1D            | 29             | ACCEL_CONFIG 2    | RW            |                  |                  |                  |                          | ACCEL_FC<br>HOICE_B |                           | A_DLPF_CFG       |                  |
| 1E            | 30             | LP_ACCEL_ODR *    | RW            |                  |                  |                  |                          |                     | LPOSC_CL                  | KSEL [3:0]       |                  |
| 1F            | 31             | WOM_THR           | RW            |                  |                  |                  | WOM_THRE                 | SHOLD [7:0]         |                           |                  |                  |
| 23            | 35             | FIFO_EN           | RW            | TEMP<br>_FIFO_EN | GYRO_XO<br>UT    | GYRO_YO<br>UT    | GYRO_ZO<br>UT            | ACCEL               | -                         | -                | -                |
| 37            | 55             | INT_PIN_CFG       | RW            | ACTL             | OPEN             | LATCH<br>_INT_EN | INT_ANYR<br>D<br>_2CLEAR | ACTL_FSY<br>NC      | FSYNC<br>_INT_MOD<br>E_EN |                  |                  |
| 38            | 56             | INT_ENABLE        | RW            |                  | WOM_EN           | -                | FIFO<br>_OFLOW<br>_EN    | FSYNC_INT<br>_EN    | -                         |                  | DATA_RDY<br>_EN  |
| ЗА            | 58             | INT_STATUS        | R             | -                | WOM_INT          | -                | FIFO<br>_OFLOW<br>_INT   | FSYNC<br>_INT       | -                         | -                | DATA<br>_RDY_INT |
| 3B            | 59             | ACCEL_XOUT_H      | R             |                  |                  |                  | ACCEL_XC                 | OUT_H[15:8]         |                           |                  |                  |
| 3C            | 60             | ACCEL_XOUT_L      | R             |                  |                  |                  | ACCEL_X                  | OUT_L[7:0]          |                           |                  |                  |
| 3D            | 61             | ACCEL_YOUT_H      | R             |                  |                  |                  | ACCEL_YC                 | OUT_H[15:8]         |                           |                  |                  |
| 3E            | 62             | ACCEL_YOUT_L      | R             |                  |                  |                  | ACCEL_Y                  | OUT_L[7:0]          |                           |                  |                  |
| 3F            | 63             | ACCEL_ZOUT_H      | R             |                  |                  |                  | ACCEL_ZC                 | UT_H[15:8]          |                           |                  |                  |
| 40            | 64             | ACCEL_ZOUT_L      | R             |                  |                  |                  | ACCEL_Z                  | OUT_L[7:0]          |                           |                  |                  |
| 41            | 65             | TEMP_OUT_H        | R             |                  |                  |                  | TEMP_OL                  | JT_H[15:8]          |                           |                  |                  |



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

| Addr<br>(Hex) | Addr<br>(Dec.) | Register Name     | Serial<br>I/F | Bit7               | Bit6                 | Bit5   | Bit4             | Bit3       | Bit2          | Bit1          | BitO             |
|---------------|----------------|-------------------|---------------|--------------------|----------------------|--------|------------------|------------|---------------|---------------|------------------|
| 42            | 66             | TEMP_OUT_L        | R             |                    |                      |        | TEMP_O           | UT_L[7:0]  |               |               |                  |
| 43            | 67             | GYRO_XOUT_H       | R             |                    |                      |        | GYRO_XO          | UT_H[15:8] |               |               |                  |
| 44            | 68             | GYRO_XOUT_L       | R             |                    |                      |        | GYRO_X           | DUT_L[7:0] |               |               |                  |
| 45            | 69             | GYRO_YOUT_H       | R             |                    |                      |        | GYRO_YO          | UT_H[15:8] |               |               |                  |
| 46            | 70             | GYRO_YOUT_L       | R             |                    | GYRO_YOUT_L[7:0]     |        |                  |            |               |               |                  |
| 47            | 71             | GYRO_ZOUT_H       | R             |                    | GYRO_ZOUT_H[15:8]    |        |                  |            |               |               |                  |
| 48            | 72             | GYRO_ZOUT_L       | R             |                    | GYRO_ZOUT_L[7:0]     |        |                  |            |               |               |                  |
| 68            | 104            | SIGNAL_PATH_RESET | RW            | -                  |                      | -      | -                | -          | GYRO<br>_RST  | ACCEL<br>_RST | TEMP<br>_RST     |
| 69            | 105            | ACCEL_INTEL_CTRL  | RW            | ACCEL_INT<br>EL_EN | ACCEL_INT<br>EL_MODE |        | -                |            |               |               | -                |
| 6A            | 106            | USER_CTRL         | RW            | -                  | FIFO_EN              | -      | I2C_IF<br>_DIS   |            | FIFO<br>_RST  |               | SIG_COND<br>_RST |
| 6B            | 107            | PWR_MGMT_1        | RW            | H_RESET            | SLEEP                | CYCLE  | GYRO_<br>STANDBY | TEMP_DIS   |               | CLKSEL[2:0]   |                  |
| 6C            | 108            | PWR_MGMT_2 *      | RW            |                    |                      | DIS_XA | DIS_YA           | DIS_ZA     | DIS_XG        | DIS_YG        | DIS_ZG           |
| 72            | 114            | FIFO_COUNTH       | RW            |                    | -                    |        |                  |            | FIFO_CNT[12:8 | ]             |                  |
| 73            | 115            | FIFO_COUNTL       | RW            |                    |                      |        | FIFO_0           | CNT[7:0]   | _             |               |                  |
| 74            | 116            | FIFO_R_W          | RW            |                    | D[7:0]               |        |                  |            |               |               |                  |
| 75            | 117            | WHO_AM_I          | R             |                    |                      |        | WHOA             | AMI[7:0]   |               |               |                  |

## Table 1 MPU-6880 mode register map

The table below lists the registers in the MPU-6050C compatible mode register map that are different from the MPU-6880 mode.

| Addr<br>(Hex) | Addr<br>(Dec.) | Register Name | Serial<br>I/F | Bit7    | Bit6             | Bit5   | Bit4          | Bit3        | Bit2   | Bit1   | Bit0   |
|---------------|----------------|---------------|---------------|---------|------------------|--------|---------------|-------------|--------|--------|--------|
| 6             | 6              | XA_OFFSET_H   | R/W           |         | XA_OFFSET [14:7] |        |               |             |        |        |        |
| 7             | 7              | XA_OFFSET_L   | R/W           |         | XA_OFFSET [6:0]  |        |               |             |        | -      |        |
| 8             | 8              | YA_OFFSET_H   | R/W           |         |                  |        | YA_OF         | FSET [14:7] |        |        |        |
| 9             | 9              | YA_OFFSET_L   | R/W           |         |                  |        | YA_OFFSET [6: | 0]          |        |        | -      |
| A             | 10             | ZA_OFFSET_H   | RW            |         |                  |        | ZA_OF         | FSET [14:7] |        |        |        |
| В             | 11             | ZA_OFFSET_L   | RW            |         | ZA_OFFSET [6:0]  |        |               |             |        | -      |        |
| 6C            | 108            | PWR_MGMT_2    | R/W           | LP_WAKE | CTRL[1:0]        | DIS_XA | DIS_YA        | DIS_ZA      | DIS_XG | DIS_YG | DIS_ZG |

Table 2 MPU-6050C compatible mode register map

Note: Register Names ending in \_H and \_L contain the high and low bytes, respectively, of an internal register value.

In the detailed register tables that follow, register names are in capital letters, while register values are in capital letters and italicized. For example, the ACCEL\_XOUT\_H register (Register 59) contains the 8 most significant bits, ACCEL\_XOUT[15:8], of the 16-bit X-Axis accelerometer measurement, ACCEL\_XOUT.

The reset value is 0x00 for all registers other than the registers below, also the self-test registers contain preprogrammed values and will not be 0x00 after reset.

- Register 107 (0x01) Power Management 1
- Register 117 (0x78) WHO\_AM\_I



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

## 4 Register Descriptions

This section describes the function and contents of each register within the MPU-6880. All the descriptions relate to the default MPU-6880 mode of operation. Any differences specific to the MPU-6050C mode of operation are described in the specific register sections below.

Note: The device will come up in active mode upon power-up.

## 4.1 Registers 0 to 2 – Gyroscope Self-Test Registers

Serial IF: R/W Reset value: 0x00

| REGISTER         | BITS            | FUNCTION                                                                                                                                                                                          |
|------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SELF_TEST_X_GYRO | XG_ST_DATA[7:0] | The value in this register indicates the self test output generated during manufacturing tests. This value is to be used to check against subsequent self test outputs performed by the end user. |
| SELF_TEST_Y_GYRO | YG_ST_DATA[7:0] | The value in this register indicates the self test output generated during manufacturing tests. This value is to be used to check against subsequent self test outputs performed by the end user. |
| SELF_TEST_Z_GYRO | ZG_ST_DATA[7:0] | The value in this register indicates the self test output generated during manufacturing tests. This value is to be used to check against subsequent self test outputs performed by the end user. |

## Gyroscope Hardware Self-Test: Relative Method

Gyroscope self-test permits users to test the mechanical and electrical portions of the gyroscope.

When self-test is activated, the on-board electronics will actuate the appropriate sensor. Please refer to register 27 for the corresponding bits to activate the self-test. This actuation will vibrate the sensor's proof masses over a distance equivalent to a pre-defined Coriolis force. This proof mass vibration results in a change in the sensor output, which is reflected in the output signal. The output signal is used to observe the self-test response.

The self-test response (STR) is defined as follows:

$$SelfTest Response =$$

Gyroscope Output with Self-Test Enabled — Gyroscope Output with Self-Test Disabled

This self-test response is used to determine whether the part has passed or failed self-test by finding the change from factory trim of the self-test response as follows:

Change from Factory Trim of the Self-Test Response (%) = 
$$\frac{(STR - FT)}{FT}$$

where,

 $FT = Factory\ trim\ value\ of\ selftest\ response$ 

This change from factory trim of the self-test response must be within the limits provided in the MPU-6880 Product Specification document for the part to pass self-test. Otherwise, the part is deemed to have failed self-test.



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

## Obtaining the Gyroscope Factory Trim (FT) Value

The procedure detailed below can be followed to obtain the Factory trim value of the self-test response (FT) mentioned above.

The Factory trim value of the self-test response (FT) is calculated as shown below. FT[Xg], FT[Yg], and FT[Zg] refer to the factory trim (FT) values for the gyroscope X, Y, and Z axes, respectively. XG\_TEST is the decimal version of XG\_ST\_DATA[7-0], YG\_TEST is the decimal version of YG\_ST\_DATA[7-0], and ZG\_TEST is the decimal version of ZG\_ST\_DATA[7-0].

When performing self-test for the gyroscope, the full-scale range should be set to ±250dps.

$$FT [Xg] = 20 * 1.01^{(XG\_TEST-1)}$$
 
$$if XG\_TEST \neq 0$$
 
$$FT [Yg] = 20 * 1.01^{(YG\_TEST-1)}$$
 
$$if YG\_TEST \neq 0$$
 
$$FT [Zg] = 20 * 1.01^{(ZG\_TEST-1)}$$
 
$$if ZG\_TEST \neq 0$$

If XG\_TEST, YG\_TEST, or ZG\_TEST is 0, it indicates no FT data. Relative method does not apply in this case.

#### 4.2 Registers 13 to 15 – Accelerometer Self-Test Registers

Serial IF: R/W Reset value: 0x00

REGISTER **FUNCTION** BITS The value in this register indicates the self test output generated SELF\_TEST\_X\_ACCEL XA\_ST\_DATA[7:0] during manufacturing tests. This value is to be used to check against subsequent self test outputs performed by the end user. The value in this register indicates the self test output generated SELF\_TEST\_Y\_ACCEL YA ST DATA[7:0] during manufacturing tests. This value is to be used to check against subsequent self test outputs performed by the end user. The value in this register indicates the self test output generated SELF\_TEST\_Z\_ACCEL during manufacturing tests. This value is to be used to check ZA\_ST\_DATA[7:0] against subsequent self test outputs performed by the end user.

#### Accelerometer Hardware Self-Test: Relative Method

Accelerometer self-test permits users to test the mechanical and electrical portions of the accelerometer. Code for operating self-test is included within the MotionApps software provided by InvenSense. Please refer to the next section (titled Obtaining the Accelerometer Factory Trim (FT) Value) if not using MotionApps software.

When self-test is activated, the on-board electronics will actuate the appropriate sensor. Please refer to register 28 for the corresponding bits to activate the self-test. This actuation simulates an external acceleration. The actuated sensor, in turn, will produce a corresponding output signal. The output signal is used to observe the self-test response.



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

The self-test response (STR) is defined as follows:

SelfTest Response

= Accelerometer Output with Self-Test Enabled

Accelerometer Output with Self-Test Disabled

This self-test response is used to determine whether the part has passed or failed self-test by finding the change from factory trim of the self-test response as follows:

Change from Factory Trim of the Self-Test Response  $(\%) = \frac{(STR - FT)}{FT}$ 

where,

 $FT = Factory\ trim\ value\ of\ selftest\ response$ 

This change from factory trim of the self-test response must be within the limits provided in the MPU-6880 Product Specification document for the part to pass self-test. Otherwise, the part is deemed to have failed self-test.

#### Obtaining the Accelerometer Factory Trim (FT) Value

If InvenSense MotionApps software is not used, the procedure detailed below should be followed to obtain the Factory trim value of the self test response (FT) mentioned above.

The Factory trim value of the self test response (FT) is calculated as shown below. FT[Xa], FT[Ya], and FT[Za] refer to the factory trim (FT) values for the accelerometer X, Y, and Z axes, respectively. XA\_TEST is the decimal version of XA\_ST\_DATA[7-0], YA\_TEST is the decimal version of YA\_ST\_DATA[7-0], and ZA\_TEST is the decimal version of ZA\_ST\_DATA[7-0].

## When performing accelerometer self test, the full-scale range should be set to ±8g.

$$FT[Xa] = 0.16 * 1.01^{(XA\_TEST-1)} \qquad if XA\_TEST \neq 0$$

$$FT[Ya] = 0.16 * 1.01^{(YA\_TEST-1)}$$
 if YA\_TEST  $\neq 0$ 

$$FT[Za] = 0.16 * 1.01^{(ZA\_TEST-1)}$$
 if ZA\_TEST  $\neq 0$ 

If XA\_TEST, YA\_TEST, or ZA\_TEST is 0, it indicates no FT data. Relative method does not apply in this case.

#### 4.3 Registers 19 to 24 – Gyro Offset Registers

Serial IF: R/W

Reset value: 0x00

| BIT | NAME | FUNCTION |
|-----|------|----------|
|     |      |          |



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

| BIT   | NAME              | FUNCTION                                  |                                              |  |  |  |
|-------|-------------------|-------------------------------------------|----------------------------------------------|--|--|--|
|       |                   | High byte, Low                            | byte in USR register (14h)                   |  |  |  |
|       |                   | OffsetLSB=                                | X_OFFS_USR * 4 / 2^FS_SEL                    |  |  |  |
|       |                   | OffsetDPS=                                | X_OFFS_USR * 4 / 2^FS_SEL / Gyro_Sensitivity |  |  |  |
| [7.0] | V OFFE HERME.01   | Nominal                                   | FS_SEL = 0                                   |  |  |  |
| [7:0] | X_OFFS_USR[15:8]  | Conditions                                | Gyro_Sensitivity = 2^16 LSB / 500dps         |  |  |  |
|       |                   | Max                                       | 999.969 dps                                  |  |  |  |
|       |                   | Min                                       | -1000 dps                                    |  |  |  |
|       |                   | Step                                      | 0.0305 dps                                   |  |  |  |
| [7:0] | X_OFFS_USR[7:0]   | Low byte, High                            | byte in USR register (13h)                   |  |  |  |
|       |                   | High byte, Low                            | byte in USR register (16h)                   |  |  |  |
|       |                   | OffsetLSB=                                | Y_OFFS_USR * 4 / 2^FS_SEL                    |  |  |  |
|       | Y_OFFS_USR[15:8]  | OffsetDPS=                                | Y_OFFS_USR * 4 / 2^FS_SEL / Gyro_Sensitivity |  |  |  |
| [7:0] |                   | Nominal                                   | FS_SEL = 0                                   |  |  |  |
| [7.0] |                   | Conditions                                | Gyro_Sensitivity = 2^16 LSB / 500dps         |  |  |  |
|       |                   | Max                                       | 999.969 dps                                  |  |  |  |
|       |                   | Min                                       | -1000 dps                                    |  |  |  |
|       |                   | Step                                      | 0.0305 dps                                   |  |  |  |
| [7:0] | Y_OFFS_USR[7:0]   | Low byte, High                            | byte in USR register (15h)                   |  |  |  |
|       |                   | High byte, Low                            | byte in USR register (18h)                   |  |  |  |
|       |                   | OffsetLSB=                                | Z_OFFS_USR * 4 / 2^FS_SEL                    |  |  |  |
|       |                   | OffsetDPS=                                | Z_OFFS_USR * 4 / 2^FS_SEL / Gyro_Sensitivity |  |  |  |
| [7:0] | 7 OFFS 118D(15:8) | Nominal                                   | FS_SEL = 0                                   |  |  |  |
| [7.0] | Z_OFFS_USR[15:8]  | Conditions                                | Gyro_Sensitivity = 2^16 LSB / 500dps         |  |  |  |
|       |                   | Max                                       | 999.969 dps                                  |  |  |  |
|       |                   | Min                                       | -1000 dps                                    |  |  |  |
|       |                   | Step                                      | 0.0305 dps                                   |  |  |  |
| [7:0] | Z_OFFS_USR[7:0]   | Low byte, High byte in USR register (17h) |                                              |  |  |  |

These registers are used to remove DC bias from the gyro sensor data output for X, Y and Z axes. The values in these registers are subtracted from the gyro sensor values before going into the sensor registers. Please refer to registers 67 to 72 for units.

## 4.4 Register 25 – Sample Rate Divider



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

Serial IF: R/W Reset value: 0x00

| BIT   | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | SMPLRT_DIV[7:0] | Divides the internal sample rate (see register CONFIG) to generate the sample rate that controls sensor data output rate, FIFO sample rate. NOTE: This register is only effective when Fchoice = 2'b11 (fchoice_b register bits are 2'b00), and (0 < dlpf_cfg < 7), such that the average filter's output is selected (see chart below).  This is the update rate of sensor register.  SAMPLE_RATE= Internal_Sample_Rate / (1 + SMPLRT_DIV) |

Data should be sampled at or above sample rate; SMPLRT\_DIV is only used for 1kHz internal sampling.

## 4.5 Register 26 – Configuration

| BIT   | NAME                                                        | FUNCTION                           |                                                                                                                                                                                                          |                                                                                                                  |                                   |  |  |  |  |
|-------|-------------------------------------------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------|--|--|--|--|
| [7]   | Reserved                                                    |                                    |                                                                                                                                                                                                          |                                                                                                                  |                                   |  |  |  |  |
| [6]   | FIFO_MODE                                                   | When set to '0',                   | When set to '1', when the fifo is full, additional writes will not be written to fifo. When set to '0', when the fifo is full, additional writes will be written to the fifo, replacing the oldest data. |                                                                                                                  |                                   |  |  |  |  |
| [5:3] | EXT_SYNC_SET[2:0] Enables the FSYNC pin data to be sampled. |                                    |                                                                                                                                                                                                          |                                                                                                                  |                                   |  |  |  |  |
|       |                                                             |                                    | EXT_SYNC_SET                                                                                                                                                                                             | FSYNC bit location                                                                                               |                                   |  |  |  |  |
|       |                                                             |                                    | 0                                                                                                                                                                                                        | function disabled                                                                                                |                                   |  |  |  |  |
|       |                                                             |                                    | 1                                                                                                                                                                                                        | TEMP_OUT_L[0]                                                                                                    |                                   |  |  |  |  |
|       |                                                             |                                    | 2                                                                                                                                                                                                        | GYRO_XOUT_L[0]                                                                                                   |                                   |  |  |  |  |
|       |                                                             |                                    | 3                                                                                                                                                                                                        | GYRO_YOUT_L[0]                                                                                                   |                                   |  |  |  |  |
|       |                                                             |                                    | 4                                                                                                                                                                                                        | GYRO_ZOUT_L[0]                                                                                                   |                                   |  |  |  |  |
|       |                                                             |                                    | 5                                                                                                                                                                                                        | ACCEL_XOUT_L[0]                                                                                                  |                                   |  |  |  |  |
|       |                                                             |                                    | 6                                                                                                                                                                                                        | ACCEL_YOUT_L[0]                                                                                                  |                                   |  |  |  |  |
|       |                                                             |                                    | 7                                                                                                                                                                                                        | ACCEL_ZOUT_L[0]                                                                                                  |                                   |  |  |  |  |
|       |                                                             | Fsync toggles, to latched value is | he latched value togg<br>captured by the same                                                                                                                                                            | t strobes. This will be d<br>gles, but won't toggle aga<br>ble rate strobe. This is a<br>that have fsync strobes | ain until the new requirement for |  |  |  |  |
| [2:0] | DLPF_CFG[2:0]                                               | For the DLPF to 2'b00.             | be used, fchoice[1:0                                                                                                                                                                                     | )] must be set to 2'b11, f                                                                                       | fchoice_b[1:0] is                 |  |  |  |  |



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

|  | See table 3 below. |
|--|--------------------|

The DLPF is configured by DLPF\_CFG, when FCHOICE\_B [1:0] = 2b'00. The gyroscope and temperature sensor are filtered according to the value of DLPF\_CFG and FCHOICE\_B as shown in the table below. Note that FCHOICE mentioned in the table below is the inverted value of FCHOICE\_B (e.g. FCHOICE=2b'00 is same as FCHOICE\_B=2b'11).

| FCHOICE <1> <0> |   |          |                   | Gyroscope     |          | Temperatu         | re Sensor     |
|-----------------|---|----------|-------------------|---------------|----------|-------------------|---------------|
|                 |   | DLPF_CFG | Bandwidth<br>(Hz) | Delay<br>(ms) | Fs (kHz) | Bandwidth<br>(Hz) | Delay<br>(ms) |
| х               | 0 | ×        | 8800              | 0.064         | 32       | 4000              | 0.04          |
| 0               | 1 | ×        | 3600              | 0.11          | 32       | 4000              | 0.04          |
| 1               | 1 | 0        | 250               | 0.97          | 8        | 4000              | 0.04          |
| 1               | 1 | 1        | 184               | 2.9           | 1        | 188               | 1.9           |
| 1               | 1 | 2        | 92                | 3.9           | 1        | 98                | 2.8           |
| 1               | 1 | 3        | 41                | 5.9           | 1_       | 42                | 4.8           |
| 1               | 1 | 4        | 20                | 9.9           | 1        | 20                | 8.3           |
| 1               | 1 | 5        | 10                | 17.85         | 1        | 10                | 13.4          |
| 1               | 1 | 6        | 5                 | 33.48         | 1        | 5                 | 18.6          |
| 1               | 1 | 7        | 3600              | 0.17          | 8        | 4000              | 0.04          |

## 4.6 Register 27 – Gyroscope Configuration

Serial IF: R/W

Reset value: 0x00

| BIT   | NAME                      | FUNCTION                                                                                                                                                                         |
|-------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]   | XG_ST_EN X Gyro self-test |                                                                                                                                                                                  |
| [6]   | YG_ST_EN                  | Y Gyro self-test                                                                                                                                                                 |
| [5]   | ZG_ST_EN                  | Z Gyro self-test                                                                                                                                                                 |
|       |                           | Gyro Full Scale Select:                                                                                                                                                          |
|       |                           | 00 = ±250dps                                                                                                                                                                     |
| [4:3] | GYRO_FS_SEL[1:0]          | 01= ±500dps                                                                                                                                                                      |
|       |                           | 10 = ±1000dps                                                                                                                                                                    |
|       |                           | 11 = ±2000dps                                                                                                                                                                    |
| [2]   | Y                         | Reserved                                                                                                                                                                         |
| [1:0] | FCHOICE_B[1:0]            | Used to bypass DLPF as shown in table 1 above. NOTE: Register is FCHOICE_B (inverted version of FCHOICE), table 1 uses FCHOICE (which is the inverted version of this register). |



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

## 4.7 Register 28 - Accelerometer Configuration

Serial IF: R/W

Reset value: 0x00

| BIT   | NAME              | FUNCTION                                                            |
|-------|-------------------|---------------------------------------------------------------------|
| [7]   | XA_ST_EN          | X Accel self-test                                                   |
| [6]   | YA_ST_EN          | Y Accel self-test                                                   |
| [5]   | ZA_ST_EN          | Z Accel self-test                                                   |
| [4:3] | ACCEL_FS_SEL[1:0] | Accel Full Scale Select:<br>±2g (00), ±4g (01), ±8g (10), ±16g (11) |
| [2:0] | Reserved          |                                                                     |

# 4.8 Register 29 - Accelerometer Configuration 2

Serial IF: R/W

Reset value: 0x00

| BIT   | NAME            | FUNCTION                                                                                                                                                             |
|-------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:4] | Reserved        |                                                                                                                                                                      |
| [3]   | ACCEL_FCHOICE_B | Used to bypass DLPF as shown in table 2 below. NOTE: This register contains ACCEL_FCHOICE_B (the inverted version of ACCEL_FCHOICE as described in the table below). |
| [2:0] | A_DLPFCFG       | Accelerometer low pass filter setting as shown in table 2 below.                                                                                                     |

## Accelerometer Data Rates and Bandwidths (Normal Mode)

|               |            | Output            |               |                               |               |
|---------------|------------|-------------------|---------------|-------------------------------|---------------|
| ACCEL_FCHOICE | A_DLPF_CFG | Bandwidth<br>(Hz) | Delay<br>(ms) | Noise<br>Density<br>(ug/rtHz) | Rate<br>(kHz) |
| 0             | х          | 1.13 K            | 0.75          | 250                           | 4             |
| 1             | 0          | 460               | 1.94          | 250                           | 1             |
| 1             | 1          | 184               | 5.80          | 250                           | 1             |
| 1             | 2          | 92                | 7.80          | 250                           | 1             |



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

| 1 | 3 | 41  | 11.80 | 250 | 1 |
|---|---|-----|-------|-----|---|
| 1 | 4 | 20  | 19.80 | 250 | 1 |
| 1 | 5 | 10  | 35.70 | 250 | 1 |
| 1 | 6 | 5   | 66.96 | 250 | 1 |
| 1 | 7 | 460 | 1,94  | 250 | 1 |

The data output rate of the DLPF filter block can be further reduced by a factor of 1/(1+SMPLRT\_DIV), where SMPLRT\_DIV is an 8-bit integer. Following is a small subset of ODRs that are configurable for the accelerometer in the normal mode in this manner (Hz):

3.91, 7.81, 15.63, 31.25, 62.50, 125, 250, 500, 1K

The following table lists the approximate accelerometer filter bandwidths available in the low-power mode of operation.

In the low-power mode of operation, the accelerometer is duty-cycled. ACCEL\_FCHOICE=0 for all options.

## Accelerometer Data Rates and Bandwidths (Low-Power Mode)

|               | ODR            | Ou                | ıtput         |
|---------------|----------------|-------------------|---------------|
| ACCEL_FCHOICE | L_FCHOICE (Hz) | Bandwidth<br>(Hz) | Delay<br>(ms) |
| 0             | 0.24           | 1.1 k             | 1             |
| 0             | 0.49           | 1.1 k             | 1             |
| 0             | 0.98           | 1.1 k             | 1             |
| 0             | 1.95           | 1.1 k             | 1             |
| 0             | 3.91           | 1.1 k             | 1             |
| 0             | 7.81           | 1.1 k             | 1             |
| 0             | 15.63          | 1.1 k             | 1             |
| 0             | 31.25          | 1.1 k             | 1             |
| 0             | 62.50          | 1.1 k             | 1             |
| 0             | 125            | 1.1 k             | 1             |
| 0             | 250            | 1.1 k             | 1             |
| 0             | 500            | 1.1 k             | 1             |

As you can see from the tables above, some of the ODRs can be configured in the normal accelerometer mode as well as low power mode.

For further details on how to configure the individual ODRs, please refer to register 30 Low Power Accelerometer ODR Control.

## 4.9 Register 30 – Low Power Accelerometer ODR Control

Serial IF: R/W



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

Reset value: 0x00

| BIT   | NAME              | FUNCTION |              |                                                |       |
|-------|-------------------|----------|--------------|------------------------------------------------|-------|
| [7:4] | Reserved          |          |              |                                                |       |
|       |                   |          |              | up the chip to take a saccel Output Data Rate. | ample |
|       |                   |          | LPOSC_CLKSEL | Output Frequency (Hz)                          |       |
|       |                   |          | 0            | 0.24                                           |       |
|       |                   |          | 1            | 0.49                                           |       |
|       |                   |          | 2            | 0.98                                           |       |
|       |                   |          | 3            | 1.95                                           |       |
|       |                   |          | 4            | 3.91                                           |       |
| [3:0] | LPOSC_CLKSEL[3:0] |          | 5            | 7.81                                           |       |
|       |                   |          | 6            | 15.63                                          |       |
|       |                   |          | 7            | 31.25                                          |       |
|       |                   |          | 8            | 62.50                                          |       |
|       |                   |          | 9            | 125                                            |       |
|       |                   |          | 10           | 250                                            |       |
|       |                   |          | 11           | 500                                            |       |
|       |                   |          | 12-15        | Reserved                                       |       |

Please refer to the register 108 Power Management 2 for further details on the MPU-6050C compatible mode.

## 4.10 Register 31 – Wake-on Motion Threshold

Serial IF: R/W

Reset value: 0x00

| BIT   | NAME          | FUNCTION                                                                                                                          |
|-------|---------------|-----------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | WOM_THRESHOLD | This register holds the threshold value for the Wake on Motion Interrupt for accel x/y/z axes. LSB = 4mg. Range is 0mg to 1020mg. |

For more details on how to configure the Wake-on-Motion interrupt, please refer to section 5 in the MPU-6880 Product Specification document.

## 4.11 Register 35 - FIFO Enable

Serial IF: R/W



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

Reset value: 0x00

| BIT   | NAME      | FUNCTION                                                                                                                                                    |
|-------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]   | TEMP_OUT  | The sample rate; If enabled, buffering of data occurs even if data path is in standby.                                                                      |
|       |           | 0 – function is disabled                                                                                                                                    |
| [6]   | GYRO_XOUT | 1 – Write GYRO_XOUT_H and GYRO_XOUT_L to the FIFO at the sample rate; If enabled, buffering of data occurs even if data path is in standby.                 |
|       |           | 0 – function is disabled                                                                                                                                    |
|       |           | 1 – Write GYRO_YOUT_H and GYRO_YOUT_L to the FIFO at the sample<br>rate; If enabled, buffering of data occurs even if data path is in standby.              |
| [5]   | GYRO_YOUT | 0 – function is disabled                                                                                                                                    |
|       |           | NOTE: Enabling any one of the bits corresponding to the Gyros or Temp data paths, data is buffered into the FIFO even though that data path is not enabled. |
| [4]   | GYRO_ZOUT | 1 – Write GYRO_ZOUT_H and GYRO_ZOUT_L to the FIFO at the sample<br>rate; If enabled, buffering of data occurs even if data path is in standby.              |
|       |           | 0 – function is disabled                                                                                                                                    |
| [3]   | ACCEL     | 1 – write ACCEL_XOUT_H, ACCEL_XOUT_L, ACCEL_YOUT_H, ACCEL_YOUT_L, ACCEL_ZOUT_H, and ACCEL_ZOUT_L to the FIFO at the sample rate;                            |
|       |           | 0 – function is disabled                                                                                                                                    |
| [2:0] | -         | Reserved                                                                                                                                                    |

# 4.12 Register 55 - INT Pin Enable Configuration

Serial IF: R/W

Reset value: 0x00

| BIT | NAME             | FUNCTION                                                                                                                                      |
|-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| [7] | ACTL             | The logic level for INT pin is active low.     The logic level for INT pin is active high.                                                    |
| [6] | OPEN             | INT pin is configured as open drain.      INT pin is configured as push-pull.                                                                 |
| [5] | LATCH_INT_EN     | <ul> <li>1 – INT pin level held until interrupt status is cleared.</li> <li>0 – INT pin indicates interrupt pulse's is width 50us.</li> </ul> |
| [4] | INT_ANYRD_2CLEAR | Interrupt status is cleared if any read operation is performed.      Interrupt status is cleared only by reading INT_STATUS register          |



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

| BIT   | NAME              | FUNCTION                                                                                                                                                                                                                                     |
|-------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [3]   | ACTL_FSYNC        | <ul> <li>1 – The logic level for the FSYNC pin as an interrupt is active low.</li> <li>0 – The logic level for the FSYNC pin as an interrupt is active high.</li> </ul>                                                                      |
| [2]   | FSYNC_INT_MODE_EN | <ul> <li>1 – This enables the FSYNC pin to be used as an interrupt. A transition to the active level described by the ACTL_FSYNC bit will cause an interrupt.</li> <li>0 – This disables the FSYNC pin from causing an interrupt.</li> </ul> |
| [1-0] | Reserved          |                                                                                                                                                                                                                                              |

## 4.13 Register 56 - Interrupt Enable

Serial IF: R/W

Reset value: 0x00

| BIT   | NAME             | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]   | Reserved         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| [6]   | WOM_EN           | Enable interrupt for wake on motion to propagate to interrupt pin.     Unction is disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| [5]   | Reserved         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| [4]   | FIFO_OVERFLOW_EN | Enable interrupt for fifo overflow to propagate to interrupt pin.     Use a substant of the following states of the follo |
| [3]   | FSYNC_INT_EN     | Enable Fsync interrupt to propagate to interrupt pin.     Use of the following formula of t |
| [2:1] |                  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| [0]   | DATA_RDY_EN      | <ul> <li>1 – Enable Raw Sensor Data Ready interrupt to propagate to interrupt pin.</li> <li>0 – function is disabled.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

# 4.14 Register 58 - Interrupt Status

Serial IF: R/C

Reset value: 0x00

BIT NAME FUNCTION



Document Number: RM-MPU-6880A-00 Revision: 1.0 Release Date: 12/12/2013

| BIT | NAME              | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [5] | Reserved          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| [4] | FIFO_OVERFLOW_INT | The contract of the contr |
| [3] | FSYNC_INT         | 1 – Fsync interrupt occurred.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| [2] | Reserved          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| [1] | Reserved          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| [0] | DATA_RDY_INT      | This bit automatically sets to 1 when a Data Ready interrupt is generated. The bit clears to 0 after the register has been read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

## 4.15 Registers 59 to 64 – Accelerometer Measurements

Name: ACCEL\_XOUT\_H

Serial IF: R

Reset value: 0x00 (if sensor disabled)

| BIT   | NAME               | FUNCTION                                |
|-------|--------------------|-----------------------------------------|
| [7:0] | ACCEL_XOUT_H[15:8] | High byte of accelerometer x-axis data. |

Name: ACCEL\_XOUT\_L

Serial IF: R

Reset value: 0x00 (if sensor disabled)

| BIT   | NAME              | FUNCTION                               |  |
|-------|-------------------|----------------------------------------|--|
| [7:0] | ACCEL_XOUT_L[7:0] | Low byte of accelerometer x-axis data. |  |

Name: ACCEL\_YOUT\_H

Serial IF: R

Reset value: 0x00 (if sensor disabled)

| BIT   | NAME               | FUNCTION                                |  |
|-------|--------------------|-----------------------------------------|--|
| [7:0] | ACCEL_YOUT_H[15:8] | High byte of accelerometer y-axis data. |  |

Name: ACCEL YOUT L

Serial IF: R

| BIT   | NAME              | FUNCTION                               |  |
|-------|-------------------|----------------------------------------|--|
| [7:0] | ACCEL_YOUT_L[7:0] | Low byte of accelerometer y-axis data. |  |



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

Name: ACCEL\_ZOUT\_H

Serial IF: R

Reset value: 0x00 (if sensor disabled)

| BIT   | NAME               | FUNCTION                                |  |
|-------|--------------------|-----------------------------------------|--|
| [7:0] | ACCEL_ZOUT_H[15:8] | High byte of accelerometer z-axis data. |  |

Name: ACCEL\_ZOUT\_L

Serial IF: R

| BIT   | NAME              | FUNCTION                               |  |
|-------|-------------------|----------------------------------------|--|
| [7:0] | ACCEL_ZOUT_L[7:0] | Low byte of accelerometer z-axis data. |  |



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

## 4.16 Registers 65 and 66 - Temperature Measurement

Name: TEMP\_OUT\_H

Serial IF: R

Reset value: 0x00 (if sensor disabled)

| BIT   | NAME             | FUNCTION                                   |
|-------|------------------|--------------------------------------------|
| [7:0] | TEMP_OUT_H[15:8] | High byte of the temperature sensor output |

Name: TEMP\_OUT\_L

Serial IF: R

Reset value: 0x00 (if sensor disabled)

| BIT   | NAME            | FUNCTION                                                             |  |
|-------|-----------------|----------------------------------------------------------------------|--|
|       |                 | Low byte of the temperature sensor output                            |  |
| [7:0] | TEMP_OUT_L[7:0] | TEMP_degC = ((TEMP_OUT - RoomTemp_Offset)/Temp_Sensitivity) + 25degC |  |
|       |                 |                                                                      |  |

# 4.17 Registers 67 to 72 - Gyroscope Measurements

Name: GYRO\_XOUT\_H

Serial IF: R

Reset value: 0x00 (if sensor disabled)

| BIT   | NAME             | FUNCTION                                 |  |
|-------|------------------|------------------------------------------|--|
| [7:0] | GYRO_XOUT_H[7:0] | High byte of the X-Axis gyroscope output |  |

Name: GYRO\_XOUT\_L

Serial IF: R

| BIT | NAME | FUNCTION |
|-----|------|----------|
|-----|------|----------|



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

| NAME              | FUNCTION           |                                                             |
|-------------------|--------------------|-------------------------------------------------------------|
|                   | Low byte of the X- | Axis gyroscope output                                       |
| CVBO VOLIT LIZ-01 | GYRO_XOUT =        | Gyro_Sensitivity * X_angular_rate                           |
| G1RO_X001_L[7:0]  | Nominal            | FS_SEL = 0                                                  |
|                   | Conditions         | Gyro_Sensitivity = 131 LSB/(°/s)                            |
|                   | GYRO_XOUT_L[7:0]   | GYRO_XOUT_L[7:0]  Low byte of the X-A  GYRO_XOUT =  Nominal |

Name: GYRO\_YOUT\_H

Serial IF: R

Reset value: 0x00 (if sensor disabled)

| BIT   | NAME             | FUNCTION                                 |
|-------|------------------|------------------------------------------|
| [7:0] | GYRO_YOUT_H[7:0] | High byte of the Y-Axis gyroscope output |

Name: GYRO\_YOUT\_L

Serial IF: R

Reset value: 0x00 (if sensor disabled)

| BIT   | NAME             | FUNCTION           | , *                               |
|-------|------------------|--------------------|-----------------------------------|
|       |                  | Low byte of the Y- | Axis gyroscope output             |
|       | `                |                    |                                   |
| [7:0] | GYRO_YOUT_L[7:0] | GYRO_YOUT =        | Gyro_Sensitivity * Y_angular_rate |
|       |                  | Nominal            | FS_SEL = 0                        |
|       |                  | Conditions         | Gyro_Sensitivity = 131 LSB/(°/s)  |

Name: GYRO\_ZOUT\_H

Serial IF: R

Reset value: 0x00 (if sensor disabled)

| BIT   | NAME             | FUNCTION                                 |
|-------|------------------|------------------------------------------|
| [7:0] | GYRO_ZOUT_H[7:0] | High byte of the Z-Axis gyroscope output |

Name: GYRO\_ZOUT\_L

Serial IF: R



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

| BIT   | NAME             | FUNCTION           |                                   |
|-------|------------------|--------------------|-----------------------------------|
|       |                  | Low byte of the Z- | Axis gyroscope output             |
| [7:0] | CVBO 70UT 117:01 | GYRO_ZOUT =        | Gyro_Sensitivity * Z_angular_rate |
| [7.0] | GYRO_ZOUT_L[7:0] | Nominal            | FS_SEL = 0                        |
|       |                  | Conditions         | Gyro_Sensitivity = 131 LSB/(°/s)  |

## 4.18 Register 104 - Signal Path Reset

SIGNAL\_PATH\_RESET

Serial IF: R/W

Reset value: 0x00

| BIT   | NAME      | FUNCTION                                                                                                             |
|-------|-----------|----------------------------------------------------------------------------------------------------------------------|
| [7:3] | Reserved  |                                                                                                                      |
| [2]   | GYRO_RST  | Reset gyro digital signal path. Note: Sensor registers are not cleared. Use SIG_COND_RST to clear sensor registers.  |
| [1]   | ACCEL_RST | Reset accel digital signal path. Note: Sensor registers are not cleared. Use SIG_COND_RST to clear sensor registers. |
| [0]   | TEMP_RST  | Reset temp digital signal path. Note: Sensor registers are not cleared.  Use SIG_COND_RST to clear sensor registers. |

## 4.19 Register 105 – Accelerometer Interrupt Control

ACCEL\_INTEL\_CTRL

Serial IF: R/W

Reset value: 0x00

| BIT   | NAME             | FUNCTION                                                                                  |
|-------|------------------|-------------------------------------------------------------------------------------------|
| [7]   | ACCEL_INTEL_EN   | This bit enables the Wake-on-Motion detection logic.                                      |
| [6]   | ACCEL_INTEL_MODE | This bit defines  1 = Compare the current sample with the previous sample.  0 = Not used. |
| [5:0] | Reserved         |                                                                                           |

Please refer to the Wake-on-Motion Interrupt section of the MPU-6880 Product Specification for additional details.



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

## 4.20 Register 106 - User Control

Name: USER\_CTRL

Serial IF: R/W

Reset value: 0x00

| BIT | NAME         | FUNCTION                                                                                                                                           |
|-----|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| [7] | Reserved     |                                                                                                                                                    |
| [6] | FIFO_EN      | 1 – Enable FIFO operation mode.     0 – Disable FIFO access from serial interface. To disable FIFO writes by dma, use FIFO_EN register.            |
| [5] | -            | Reserved                                                                                                                                           |
| [4] | I2C_IF_DIS   | Reset I2C Slave module and put the serial interface in SPI mode only.  This bit auto clears after one clock cycle of the internal 20MHz clock.     |
| [3] | Reserved     |                                                                                                                                                    |
| [2] | FIFO_RST     | 1 – Reset FIFO module. Reset is asynchronous. This bit auto clears after<br>one clock cycle of the internal 20MHz clock.                           |
| [1] | -            | Reserved                                                                                                                                           |
| [0] | SIG_COND_RST | 1 – Reset all gyro digital signal path, accel digital signal path, and temp<br>digital signal path. This bit also clears all the sensor registers. |

# 4.21 Register 107 – Power Management 1

Name: PWR\_MGMT\_1

Serial IF: R/W

Reset value: 0x01

| BIT | NAME    | FUNCTION                                                                                                                    |
|-----|---------|-----------------------------------------------------------------------------------------------------------------------------|
| [7] | H_RESET | 1 – Reset the internal registers and restores the default settings. Write a 1 to<br>set the reset, the bit will auto clear. |
| [6] | SLEEP   | When set, the chip is set to sleep mode.                                                                                    |



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

| BIT   | NAME         | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|-------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| [5]   | CYCLE        | When set, and SLEEP and STANDBY are not set, the chip will cycle between sleep and taking a single sample at a rate determined by LP_ACCEL_ODR (MPU-6880 mode) or LP_WAKE_CTRL (MPU-6050C compatible mode)  NOTE: When all accelerometer axis are disabled via PWR_MGMT_2 register bits and cycle is enabled, the chip will wake up at the rate                                                                                                                                                                                                                                                                                                                                                             |  |
|       |              | determined by the respective registers above, but will not take any samples.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| [4]   | GYRO_STANDBY | When set, the gyro drive and pll circuitry are enabled, but the sense paths are disabled. This is a low power mode that allows quick enabling of the gyros.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| [3]   | TEMP_DIS     | When set to 1, this bit disables the temperature sensor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| [2:0] | CLKSEL[2:0]  | <ul> <li>Code Clock Source</li> <li>Internal 20MHz oscillator</li> <li>Auto selects the best available clock source – PLL if ready, else use the Internal oscillator</li> <li>Auto selects the best available clock source – PLL if ready, else use the Internal oscillator</li> <li>Auto selects the best available clock source – PLL if ready, else use the Internal oscillator</li> <li>Auto selects the best available clock source – PLL if ready, else use the Internal oscillator</li> <li>Auto selects the best available clock source – PLL if ready, else use the Internal oscillator</li> <li>Internal 20MHz oscillator</li> <li>Stops the clock and keeps timing generator in reset</li> </ul> |  |

# 4.22 Register 108 - Power Management 2

Name: PWR\_MGMT\_2

Serial IF: R/W

Reset value: 0x00

| BIT   | NAME              | FUNCTION                                                                      |
|-------|-------------------|-------------------------------------------------------------------------------|
| [7:6] | LP_WAKE_CTRL[1:0] | Specifies the frequency of wake-ups during Accelerometer Only Low Power Mode. |
| [5]   | DISABLE_XA        | 1 – X accelerometer is disabled 0 – X accelerometer is on                     |



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

| BIT | NAME       | FUNCTION                                                     |  |
|-----|------------|--------------------------------------------------------------|--|
| [4] | DISABLE_YA | 1 – Y accelerometer is disabled<br>0 – Y accelerometer is on |  |
| [3] | DISABLE_ZA | 1 – Z accelerometer is disabled 0 – Z accelerometer is on    |  |
| [2] | DISABLE_XG | 1 – X gyro is disabled 0 – X gyro is on                      |  |
| [1] | DISABLE_YG | 1 – Y gyro is disabled<br>0 – Y gyro is on                   |  |
| [0] | DISABLE_ZG | 1 – Z gyro is disabled 0 – Z gyro is on                      |  |

## MPU-6050C compatible mode:

In addition to the above default MPU-6880 mode, this register allows the user to configure the frequency of wake-ups in Accelerometer Only Low Power Mode using the LP\_WAKE\_CTRL bits.

The MPU-6880 can be put into Accelerometer Only Low Power Mode using the following steps:

- (i) Set CYCLE bit to 1
- (ii) Set SLEEP bit to 0
- (iii) Set TEMP\_DIS bit to 1
- (iv) Set DIS\_XG, DIS\_YG, DIS\_ZG bits to 1

The bits mentioned in the steps (i) to (iii) can be found in Power Management 1 register (Register 107).

In this mode, the device will power off all devices except for the primary I<sup>2</sup>C interface, waking only the accelerometer at fixed intervals to take a single measurement. The frequency of wake-ups can be configured with LP\_WAKE\_CTRL as shown below.

| LP_WAKE_CTRL | Wake-up Frequency |
|--------------|-------------------|
| 0            | 1.25 Hz           |
| 1            | 5 Hz              |
| 2            | 20 Hz             |
| 3            | 40 Hz             |

## 4.23 Register 114 and 115 - FIFO Count Registers

Name: FIFO COUNTH

Address: 114

Serial IF: Read Only Reset value: 0x00



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

| BIT   | NAME           | FUNCTION                                                                                                                                       |
|-------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:5] | Reserved       |                                                                                                                                                |
| [4:0] | FIFO_CNT[12:8] | High Bits, count indicates the number of written bytes in the FIFO.  Reading this byte latches the data for both FIFO_COUNTH, and FIFO_COUNTL. |

FIFO\_COUNTL

Address: 115

Serial IF: Read Only Reset value: 0x00

| BIT   | NAME          | FUNCTION                                                                                                                                               |
|-------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | FIFO_CNT[7:0] | Low Bits, count indicates the number of written bytes in the FIFO. NOTE: Must read FIFO_COUNTH to latch new data for both FIFO_COUNTH and FIFO_COUNTL. |

## 4.24 Register 116 - FIFO Read Write

Name: FIFO\_R\_W

Reset value: 0x00

Serial IF: R/W

| BIT   | NAME   | FUNCTION                                                          |
|-------|--------|-------------------------------------------------------------------|
| [7:0] | D[7:0] | Read/Write command provides Read or Write operation for the FIFO. |

## Description:

This register is used to read and write data from the FIFO buffer.

Data is written to the FIFO in order of register number (from lowest to highest).

The contents of the sensor data registers are written into the FIFO buffer when their corresponding FIFO enable flags are set to 1 in FIFO\_EN (Register 35).

If the FIFO buffer has overflowed, the status bit FIFO\_OFLOW\_INT is automatically set to 1. This bit is located in INT\_STATUS (Register 58). When the FIFO buffer has overflowed, the oldest data will be lost and new data will be written to the FIFO unless register 26 CONFIG, bit[6] FIFO\_MODE = 1.

If the FIFO buffer is empty, reading this register will return the last byte that was previously read from the FIFO until new data is available. The user should check FIFO\_COUNT to ensure that the FIFO buffer is not read when empty.



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

## 4.25 Register 117 - Who Am I

Name: WHOAMI Serial IF: Read Only Reset value: 0x78

| BIT   | NAME   | FUNCTION                                                     |
|-------|--------|--------------------------------------------------------------|
| [7:0] | WHOAMI | Register to indicate to user which device is being accessed. |

This register is used to verify the identity of the device. The contents of WHO\_AM\_I is an 8-bit device ID. The default value of the register is 0x78. This is different from the I2C address of the device as seen on the slave I2C controller by the applications processor. The I2C address of the MPU-6880 is 0x68 or 0x69 depending upon the value driven on AD0 pin.

## 4.26 Registers 6, 7, 8, 9, 10, 11, Accelerometer Offset Registers

## For MPU-6050C compatible mode only:

Name: XA OFFS H

Address: 6 Serial IF: R/W

Reset value: 0x00

| BIT   | NAME          | FUNCTION                                                                                                                         |
|-------|---------------|----------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | XA_OFFS[14:7] | Upper bits of the X accelerometer offset cancellation. +/- 16g Offset cancellation in all Full Scale modes, 15 bit 0.98-mg steps |

Name: XA\_OFFS\_L

Address: 7 Serial IF: R/W

Reset value: 0x00

| BIT   | NAME         | FUNCTION                                                                                                                         |
|-------|--------------|----------------------------------------------------------------------------------------------------------------------------------|
| [7:1] | XA_OFFS[6:0] | Lower bits of the X accelerometer offset cancellation. +/- 16g Offset cancellation in all Full Scale modes, 15 bit 0.98-mg steps |
| [0]   | Reserved     |                                                                                                                                  |

Name: YA OFFS H



Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

Address: 8 Serial IF: R/W

Reset value: 0x00

| BIT   | NAME          | FUNCTION                                                                                                                         |
|-------|---------------|----------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | YA_OFFS[14:7] | Upper bits of the Y accelerometer offset cancellation. +/- 16g Offset cancellation in all Full Scale modes, 15 bit 0.98-mg steps |

Name: YA\_OFFS\_L

Address: 9 Serial IF: R/W

Reset value: 0x00

| BIT   | NAME         | FUNCTION                                                                                                                         |
|-------|--------------|----------------------------------------------------------------------------------------------------------------------------------|
| [7:1] | YA_OFFS[6:0] | Lower bits of the Y accelerometer offset cancellation. +/- 16g Offset cancellation in all Full Scale modes, 15 bit 0.98-mg steps |
| [0]   | Reserved     |                                                                                                                                  |

Name: ZA\_OFFS\_H

Address: 10 Serial IF: R/W

Reset value: 0x00

| BIT   | NAME          | FUNCTION                                                                                                                         |
|-------|---------------|----------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | ZA_OFFS[14:7] | Upper bits of the Z accelerometer offset cancellation. +/- 16g Offset cancellation in all Full Scale modes, 15 bit 0.98-mg steps |

Name: ZA\_OFFS\_L

Address: 11 Serial IF: R/W

Reset value: 0x00

| BIT   | NAME         | FUNCTION                                                                                                                         |
|-------|--------------|----------------------------------------------------------------------------------------------------------------------------------|
| [7:1] | ZA_OFFS[6:0] | Lower bits of the Z accelerometer offset cancellation. +/- 16g Offset cancellation in all Full Scale modes, 15 bit 0.98-mg steps |



Document Number: RM-MPU-6880A-00

Revision: 1.0 Release Date: 12/12/2013

| BIT | NAME     | FUNCTION |
|-----|----------|----------|
| [0] | Reserved |          |





Document Number: RM-MPU-6880A-00

Revision: 1.0

Release Date: 12/12/2013

This information furnished by InvenSense is believed to be accurate and reliable. However, no responsibility is assumed by InvenSense for its use, or for any infringements of patents or other rights of third parties that may result from its use. Specifications are subject to change without notice. InvenSense reserves the right to make changes to this product, including its circuits and software, in order to improve its design and/or performance, without prior notice. InvenSense makes no warranties, neither expressed nor implied, regarding the information and specifications contained in this document. InvenSense assumes no responsibility for any claims or damages arising from information contained in this document, or from the use of products and services detailed therein. This includes, but is not limited to, claims or damages based on the infringement of patents, copyrights, mask work and/or other intellectual property rights.

Certain intellectual property owned by InvenSense and described in this document is patent protected. No license is granted by implication or otherwise under any patent or patent rights of InvenSense. This publication supersedes and replaces all information previously supplied. Trademarks that are registered trademarks are the property of their respective companies. InvenSense sensors should not be used or sold in the development, storage, production or utilization of any conventional or mass-destructive weapons or for any other weapons or life threatening applications, as well as in any other life critical applications such as medical equipment, transportation, aerospace and nuclear instruments, undersea equipment, power plant equipment, disaster prevention and crime prevention equipment.

©2013 InvenSense, Inc. All rights reserved. InvenSense, MotionTracking, MotionProcessing, MotionProcessor, MotionFusion, MotionApps, DMP, and the InvenSense logo are trademarks of InvenSense, Inc. Other company and product names may be trademarks of the respective companies with which they are associated.

@2013 InvenSense, Inc. All rights reserved.

